#### Advanced Digital Design with the Verilog HDL



M. D. Ciletti

Department
of
Electrical and Computer Engineering
University of Colorado
Colorado Springs, Colorado

ciletti@vlsic.uccs.edu

Draft: Chap 6a: Synthesis of Combinational and Sequential Logic

Copyright 2001, 2003. These notes are solely for classroom use by the instructor. No part of these notes may be copied, reproduced, or distributed to a third party, including students, in any form without the written permission of the author.

Note to the instructor: These slides are provided solely for classroom use in academic institutions by the instructor using the text, Advance Digital Design with the Verilog HDL by Michael Ciletti, published by Prentice Hall. This material may not be used in off-campus instruction, resold, reproduced or generally distributed in the original or modified format for any purpose without the permission of the Author. This material may not be placed on any server or network, and is protected under all copyright laws, as they currently exist. I am providing these slides to you subject to your agreeing that you will not provide them to your students in hardcopy or electronic format or use them for off-campus instruction of any kind. Please email to me your agreement to these conditions.

I will greatly appreciate your assisting me by calling to my attention any errors or any other revisions that would enhance the utility of these slides for classroom use.

### COURSE OVERVIEW

- Review of combinational and sequential logic design
- Modeling and verification with hardware description languages
- Introduction to synthesis with HDLs
- Programmable logic devices
- State machines, datapath controllers, RISC CPU
- Architectures and algorithms for computation and signal processing
- Synchronization across clock domains
- Timing analysis
- Fault simulation and testing, JTAG, BIST

## Synthesis of Combinational and Sequential Logic

#### Tasks for synthesis tools:

- detect and eliminate redundant logic
- detect combinational feedback loops
- exploit don't-care conditions
- detect unused states
- detect and collapse equivalent states
- make state assignments
- synthesize optimal, multilevel realizations of logic subject to constraints on area and/or speed physical technology.

## **Tasks for the Designer**

Understand how to synthesize combinational logic

Understand how to synthesize sequential logic

Understand how language constructs synthesize

Anticipate the results of synthesis

Adhere to style conventions

### **Introduction to Synthesis**

Three common levels of abstraction:

architectural: sequence of operation

transform input sequence to output sequence

no schedule for clock cycles

logical: variables and Boolean functions

Fixed architecture of registers, datapaths, and functional units

Synthesize an optimized netlist of gates and registers

*physical*: geometric detail

mask sets for transistor fabrication

#### **Three Common Views**

- behavioral: algorithm spec for data transformations (see Chapter 9)
- structural: datapath elements that implement the algorithm
- physical: mask set

Synthesis creates a sequence of transformations between views of a circuit, from a higher level of abstraction to a lower one, with each step leading to a more detailed description of the physical reality.

### **Modified Y-Chart (Fig. 6-1)**

- Behavioral synthesis transforms an algorithm to an architecture and a schedule of operations (clock cycles)
- Architecture is represented as an RTL model
- Synthesize RTL model is a netlist of gates and registers



## **Synthesis Tool Organization**



Design Goals: Functionality, area, timing, testability

# **Multi-Level Logic Optimization**



## **Logic Transformation: Decomposition**

- Decompose a function into new nodes
- Re-use the new nodes in fanout paths



$$F = XY + X'Y'$$
  
 $X = ab$   
 $Y = c + d$ 



## **Logic Transformation: Extraction**

- Expresses a *set* of functions in terms of intermediate nodes
- Express each function in terms of its factors
- Detect which factors are shared among functions.

$$F = (a + b)cd + e$$
 Multi-level logic!  
 $G = (a + b) e'$   
 $H = cde$ 

$$X = a + b$$
  
 $Y = cd$ 





### **Logic Transformation: Factoring**

- Produce a set of functions in products of sum form
- Find a set of intermediate nodes to optimize the circuit's delay and area
- Share logic to reduce silicon area
- Create multi-level structure from two-level structure
- Sacrifice speed for area
- Key: minimize the number of literals in factored form

$$F = ac + ad + bc + bd + e$$



$$F = (a + b)(c + d) + e$$



## **Logic Transformation: Substitution**

- Express a Boolean function in terms of its inputs and another function
- Reduce replicated logic

$$G = a + b$$
  
 $F = a + b + c$ 

#### After substitution:

$$F = G + c$$

#### New DAG:



## **Logic Transformation: Elimination (Flattening)**

- Undoes decomposition
- Removes (collapses) a node in a function
- Reduces the structure of the circuit.
- Collapses levels of the circuit
- Sacrifices area to get speed

$$F = Ga + G'b$$
  
 $G = c + d$ 

#### After elimination:

$$F = ac + ad + bc'd'$$

### Revised DAG:



## **RTL Synthesis**

Given an architecture, an allocation of resources, and a schedule of clock cycles

- Convert language based RTL statements into Boolean equations
- Optimize the Boolean equations
- Synthesize an optimal realization in target technology

Synthesis tools (Synopsis Design Compiler) work in this domain.

### **High-Level Synthesis**

Also called behavioral synthesis or architectural synthesis

- Find an architecture whose resources can be scheduled and allocated to implement an algorithm
- Difficulty: many architectures (Datapath elements, control unit, memory) may realize the same algorithm
- Resource allocation:
  - Identify functional operators/units
  - Infer memory
  - Bind operators to functional units
- Resource scheduling: Assign operations to clock cycles

## **Parse Trees and data Flow Graphs**



## **Synthesis of Combinational Logic**

#### Options:

- Netlist of primitives
- User-defined primitive
- Continuous assignments
- Level-sensitive cyclic behavior
- Procedural continuous assignment (assign ... deassign)

### **Synthesis: Netlist of Primitives**

Value: remove redundant logic

Pre-Synthesis:

```
module boole_opt (y_out1, y_out2, a, b, c, d, e);
output
         y out1, y out2;
              a, b, c, d, e;
 input
              (y1, a, c);
 and
              (y2, a, d);
 and
              (y3, a, e);
 and
              (y4, y1, y2);
 or
               (y_out1, y3, y4);
 or
               (y5, b, c);
 and
               (y6, b, d);
 and
              (y7, b, e);
 and
               (y8, y5, y6);
 or
               (y_out2, y7, y8);
 or
endmodule
```

## Pre-Synthesis:



#### Synthesis Result



### **Synthesis: Continuous Assignment**

- Built-in operators have physical counterparts
- Continuous assignment statements are synthesizable
- Will produce (1) combinational logic, (2) latch, (3) three-state output

#### Example 6.7

```
module or_nand (y, enable, x1, x2, x3, x4);
  output y;
  input    enable, x1, x2, x3, x4;

assign y = ~(enable & (x1 | x2) & (x3 | x4));
endmodule
```



### Synthesis: Level-Sensitive Cyclic Behavior

A level-sensitive cyclic behavior will synthesize to combinational logic if it assigns a value to each output for every possible value of its inputs.

- The event control expression of the behavior must be sensitive to every input
- Every path of the activity flow must assign value to every output.

#### **Example 6.8** (Two-Bit Comparator Algorithm)

- The data words are identical if all of their bits match in each position
- Otherwise, the most significant bit at which the words differ determines their relative magnitude

```
module comparator (a_gt_b, a_lt_b, a_eq_b, a, b); // Alternative algorithm
parameter
              size = 2:
 output
                        a gt b, a lt b, a eq b;
 input
             [size: 1]
                          a, b;
 reg
                        a gt_b, a lt_b, a eq_b;
 integer
 always @ (a or b) begin: compare_loop
  for (k = size; k > 0; k = k-1) begin
    if (a[k] != b[k]) begin
      a_gt_b = a[k];
      a_{t_b} = a[k];
      a eq b = 0;
    disable compare_loop;
              // if
   end
              // for loop
  end
  a gt b = 0;
  a It b = 0;
  a eq b = 1;
 end
              // compare loop
endmodule
```

## Synthesis Result:



#### **Example 6.9** (Mux with selector logic)

## Synthesis Result



sig\_G

select

sig\_max

sig\_a

### **Synthesis of Priority Structures**

- A case statement implicitly attaches higher priority to the first item that it decodes than
  to the last one
- If the case items are mutually exclusive the synthesis tool will treat them as though they had equal priority and will synthesize a mux rather than a priority structure.
- Even when the list of case items is not mutually exclusive a synthesis tool might allow the user to direct that they be treated without priority (e.g., Synopsys *parallel\_case* directive). This would be useful if only one case item could be selected at a time in actual operation.
- An if statement implies higher priority to the first branch than to the remaining branches.
- If branching is mutually exclusive, synthesis produces a mux structure
- Otherwise create a priority structure

## Synthesis Result



## **Exploiting Don't-Care Conditions**

### SYNTHESIS TIP

An assignment to **x** in a **case** or an **if** statement will be treated as a don't care condition in synthesis.

## **Example 6.11** (Latched Seven Segment Display)



(a)



```
module Latched Seven Seg Display
 (Display L, Display R, Blanking, Enable, clock, reset);
 output [6: 0]
                 Display L, Display R;
                 Blanking, Enable, clock, reset;
 input
                 Display L, Display R;
        [6: 0]
 reg
        [3: 0]
                 count;
 reg
 //
                          abc defg
            BLANK
                     = 7'b111 1111;
 parameter
                     = 7'b000 0001:
           ZERO
 parameter
                                           // h01
           ONE
                     = 7'b100 1111;
                                           // h4f
 parameter
 parameter TWO
                     = 7'b001 0010;
                                           // h12
           THREE
                     = 7'b000 0110;
                                           // h06
 parameter
                     = 7'b100 1100;
            FOUR
 parameter
                                           // h4c
            FIVE
                     = 7'b010 0100;
                                           // h24
 parameter
                     = 7'b010 0000;
             SIX
 parameter
                                           // h20
             SEVEN
                     = 7'b000 1111;
                                           // h0f
 parameter
                     = 7'b000 0000:
 parameter
             EIGHT
                                           // h00
                     = 7'b000 0100:
 parameter
             NINE
                                           // h04
 always @ (posedge clock)
  if (reset) count <= 0;</pre>
  else if (Enable) count <= count +1;
```

```
always @ (count or Blanking)
  if (Blanking) begin Display L = BLANK; Display R = BLANK; end else
   case (count)
    0:
             begin Display L = ZERO; Display R = ZERO; end
             begin Display L = ZERO; Display R = TWO; end
             begin Display_L = ZERO; Display_R = FOUR; end
    4:
    6:
             begin Display L = ZERO; Display R = SIX; end
    8:
             begin Display_L = ZERO; Display_R = EIGHT; end
    10:
             begin Display L = ONE; Display R = ZERO; end
    12:
             begin Display_L = ONE; Display_R = TWO; end
    14:
             begin Display L = ONE; Display R = FOUR; end
    //default: begin Display L = BLANK; Display R = BLANK; end
  endcase
endmodule
```

If a conditional operator assigns the value **z** to the righthand side expression of a continuous assignment in a levelsensitive behavior, the statement will synthesize to a threestate device driven by combinational logic.

```
module alu with z1 (alu out, data a, data b, enable, opcode);
 input [2: 0]
                opcode;
 input [3: 0] data_a, data_b;
                  enable:
 input
                 alu_out; // scalar for illustration
 output
         [3: 0] alu reg;
 reg
 assign alu out = (enable == 1) ? alu reg : 4'bz;
 always @ (opcode or data a or data b)
  case (opcode)
   3'b001:
             alu reg = data a | data b;
   3'b010:
             alu reg = data a ^ data b;
   3'b110:
             alu reg = \simdata b;
   default:
             alu reg = 4'b0; // alu with z2 has default: alu reg = 4'bx;
  endcase
endmodule
```

## Synthesis Result: alu\_with\_z1



## Synthesis Result: alu\_with\_z2 (Exploit don't-cares)



## **ASIC Cells and Resource Sharing**

### Example 6.13

```
module badd_4 (Sum, C_out, A, B, C_in);
output [3: 0] Sum;
output C_out;
input [3: 0] A, B;
input C_in;

assign {C_out, Sum} = A + B + C_in;
endmodule
```

Synthesis Result (With Library Cells)



## Synthesis Result (Without library cells)



Use parentheses to control operator grouping and reduce the size of a circuit.

```
assign y_out = sel ? data_a + accum : data_a + data_b;
```

**Example 6.14** The use of parentheses in the description in *res\_share* forces the synthesis tool to multiplex the datapaths and produce the circuit shown in Figure 6.21.



# **Synthesis of Sequential Logic with Latches**

### SYNTHESIS TIP

A feedback-free netlist of *combinational primitives* will synthesize into latch-free combinational logic.

A continuous assignment with feedback in a conditional operator will synthesize into a latch.

A set of feedback-free *continuous assignments* will synthesize into latch-free combinational logic.

## Example 6.15

assign data\_out = (CS\_b == 0) ? (WE\_b == 0) ? data\_in : data\_out : 1'bz;

## **Accidental Synthesis of Latches**

```
module or4_behav (y, x_in);
              word_length = 4;
 parameter
 output
              [word_length - 1: 0] x_in;
 input
 reg
                                  // Eliminated in synthesis
 integer
 always @ x_in
  begin: check_for_1
   y = 0;
   for (k = 0; k \le word_length -1; k = k+1)
    if (x_in[k] == 1) begin
       y = 1;
       disable check_for_1;
    end
  end
endmodule
```

```
module or4_behav_latch (y, x_in);
 parameter word_length = 4;
 output
 reg
                          y;
k;
 integer
 always @ (x_in[3:1]) // incomplete event control expression
  begin: check_for_1
   y = 0;
   for (k = 0; k \le word_length -1; k = k+1)
    if (x_in[k] == 1)
     begin
      y = 1;
      disable check_for_1;
     end
  end
endmodule
```





A Verilog description of combinational logic must assign value to the outputs for all possible values of the inputs.





## **Intentional Synthesis of Latches**

```
module latch_if1(data_out, data_in, latch_enable);
 output
              [3: 0]
                       data out;
              [3: 0]
                       data_in;
 input
 input
                        latch enable;
              [3: 0]
                        data_out;
 reg
 always @ (latch_enable or data_in)
  if (latch_enable) data_out = data_in;
   else data_out = data_out;
endmodule
```



An **if** statement in a level-sensitive behavior will synthesize to a latch if the statement assigns value to a register variable in some, but not all, branches, i.e., the statement is incomplete.



#### **Example 6.20** (Register File)

```
module sn54170 (data out, data in, wr sel, rd sel, wr enb, rd enb);
                       data_out;
 output
              [3: 0]
                       wr enb, rd enb;
 input
              [1: 0] wr_sel, rd_sel;
 input
 input
              [3: 0] data in;
              [3: 0]
                       latched data [3: 0];
 reg
 always @ (wr enb or wr sel or data in) begin
  if (!wr enb) latched data[wr sel] = data in;
 end
 assign data out = (rd enb) ? 4'b1111 : latched data[rd sel];
endmodule
```



## **Synthesis of Three-State Devices and Bus Interfaces**

### **Example 6.21** (Uni-directional Bus Interface)



## **Example 6.22** (Bi-directional Bus Interface)



Figure 6.28 Bi-directional interface to a bi-directional bus.

```
module Bi_dir_bus (data_to_from_bus, send_data, rcv_data);
inout [31: 0] data_to_from_bus;
input send_data, rcv_data;
wire [31: 0] ckt_to_bus;
wire [31: 0] data_to_from_bus, data_from_bus;

assign data_from_bus = (rcv_data) ? data_to_from_bus : 'bz;
assign data_to_from_bus = (send_data) ? ckt_to_bus : 32'bz;

// Behavior using data_from_bus and generating
// ckt_to_bus goes here
```

endmodule